

# *HD-LINX*<sup>™</sup> GS1511 HDTV Serial Digital Formatter

# PRELIMINARY DATA SHEET

### FEATURES

- SMPTE 292M compliant
- NRZ(I) encoding
- SMPTE 292M scrambler with BYPASS option
- selectable TRS insertion
- selectable line number insertion
- selectable line based CRC insertion
- · selectable active picture illegal code re-mapping
- 20 bit 3.3V CMOS compatible input data bus
- optimized output interface to GS1522
- single +3.3V power supply
- 5V tolerant I/O

# **APPLICATIONS**

SMPTE 292M Serial Digital Interfaces.

# DESCRIPTION

The GS1511 HDTV Serial Digital Formatter formats the HDTV Luma and Chroma data according to SMPTE 292M prior to serialization by the GS1522 HDTV Serializer. The GS1511 optionally inserts TRS and line number signals based on externally supplied H, V and F signals. The device also allows the insertion of CRCs based on TRS signals embedded in the input data streams, should the user choose not to supply external HVF signals.

Following the insertion of TRS, Line Number, and CRC, protected words of 000-003 and 3FC to 3FF occurring during the active video period are optionally re-mapped to 004 and 3FB respectively. Prior to exiting the device SMPTE 292M compliant NRZ(I) encoding and scrambling may be performed on the data stream.

## **ORDERING INFORMATION**

| PART NUMBER | PACKAGE      | TEMPERATURE |
|-------------|--------------|-------------|
| GS1511-CQR  | 128 pin MQFP | 0°C to 70°C |



**BLOCK DIAGRAM** 

Revision Date: November 2000

# ABSOLUTE MAXIMUM RATINGS

| PARAMETER                               | VALUE                                                                           |
|-----------------------------------------|---------------------------------------------------------------------------------|
| Supply Voltage                          | -0.5V to +4.6V                                                                  |
| Input Voltage Range (any input)         | $-0.5V < V_{IN} < 5.5V$                                                         |
| Operating Temperature Range             | $0^{\circ}C \leq T_A \leq 70^{\circ}C$                                          |
| Storage Temperature Range               | $-40^{\circ}\mathrm{C} \leq \mathrm{T}_{\mathrm{S}} \leq 125^{\circ}\mathrm{C}$ |
| Lead Temperature (soldering 10 seconds) | 260°C                                                                           |

# DC ELECTRICAL CHARACTERISTICS

 $V_{DD}$  = 3.0 to 3.6V,  $T_A$  = 0°C to 70°C, unless otherwise shown

| PARAMETER                 | SYMBOL          | CONDITIONS                                            | MIN | TYP | MAX | UNITS | NOTES |
|---------------------------|-----------------|-------------------------------------------------------|-----|-----|-----|-------|-------|
| Positive Supply Voltage   | V <sub>DD</sub> |                                                       | 3.0 | 3.3 | 3.6 | V     |       |
| Supply Current            | I <sub>DD</sub> | f = 74.25MHz, T <sub>A</sub> = 25°C                   | -   | 402 | 480 | mA    |       |
| Input Logic LOW Voltage   | V <sub>IL</sub> | I <sub>LEAKAGE</sub> < 10μA                           | -   | -   | 0.8 | V     |       |
| Input Logic HIGH Voltage  | V <sub>IH</sub> | $I_{LEAKAGE} < 10 \mu A$                              | 2.1 | 3.3 | 5.0 | V     |       |
| Output Logic LOW Voltage  | V <sub>OL</sub> | $V_{\text{DD}}$ = 3.0 to 3.6V, $I_{\text{OL}}$ = 4mA  | -   | 0.2 | 0.4 | V     |       |
| Output Logic HIGH Voltage | V <sub>OH</sub> | $V_{\text{DD}}$ = 3.0 to 3.6V, $I_{\text{OH}}$ = -4mA | 2.6 | -   | -   | V     |       |

# AC ELECTRICAL CHARACTERISTICS

 $V_{\text{DD}}$  =3.0 to 3.6VV,  $\ T_{\text{A}}$  = 0°C to 70°C

| PARAMETER                  | SYMBOL            | CONDITIONS     | MIN | TYP   | MAX | UNITS | NOTES                        |  |
|----------------------------|-------------------|----------------|-----|-------|-----|-------|------------------------------|--|
| Clock Input Frequency      | F <sub>HSCI</sub> |                | -   | 74.25 | 80  | MHz   | Also supports 74.25/1.001MHz |  |
| Input Data Setup Time      | t <sub>SU</sub>   |                | 2.5 | -     | -   | ns    | 50% levels                   |  |
| Input Data Hold Time       | t <sub>IH</sub>   |                | 1.5 | -     | -   | ns    | 50% levels                   |  |
| Input Clock Duty Cycle     |                   |                | 40  | -     | 60  | %     |                              |  |
| Output Data Hold Time      | t <sub>OH</sub>   | With 15pF load | 2.0 | -     | -   | ns    |                              |  |
| Output Enable Time         | t <sub>oen</sub>  | With 15pF load | -   | -     | 8   | ns    |                              |  |
| Output Disable Time        | t <sub>odis</sub> | With 15pF load | -   | -     | 9   | ns    |                              |  |
| Output Data Delay Time     | t <sub>OD</sub>   | With 15pF load | -   | -     | 10  | ns    |                              |  |
| Output Data Rise/Fall Time |                   | With 15pF load | -   | -     | 2.5 | ns    | 20% to 80% levels            |  |

# **PIN CONNECTIONS**



# GS1511

# **PIN DESCRIPTIONS**

| NUMBER                                                                         | SYMBOL          | TIMING                     | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------|-----------------|----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                                              | PCLK_IN         | Synchronous                | Input  | Parallel Data Clock input. 74.25MHz or 74.25/1.001MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2, 4, 14, 19, 24, 37,<br>46, 50, 58, 69, 79, 82,<br>91, 94, 110, 116, 128      | GND             | N/A                        | Ground | Ground. Ground power supply connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3, 20, 25, 38, 47, 51,<br>59, 68, 78, 81, 90, 93,<br>99, 102, 109, 115,<br>127 | V <sub>DD</sub> | N/A                        | Power  | Power. Positive power supply connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5                                                                              | DET_TRS         | Non-<br>synchronous        | Input  | <b>Control Signal Input.</b> Used to enable or disable the detection<br>of the TRS signals embedded in the video stream. When<br>DET_TRS is high, the device detects the TRS signals<br>embedded in the input video stream and uses the detected<br>HVF signals instead of the external HVF signals. When<br>DET_TRS is low, TRS detection is disabled. The device uses<br>the external supplied HVF signals.                                                                                               |
| 6                                                                              | BLANK           | Synchronous<br>wrt PCLK_IN | Input  | <b>Control Signal Input.</b> When <b>BLANK</b> is low, the device sets the accompanying LUMA and CHROMA data to their appropriate blanking levels. When <b>BLANK</b> is high, the LUMA and CHROMA data streams pass through this stage of the device unaltered. See timing diagram Figure 3.                                                                                                                                                                                                                |
| 7, 17, 95                                                                      | GND             | N/A                        |        | Ground. This pin must be connected to GND for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8                                                                              | CODE_PROTECT    | Non-<br>synchronous        | Input  | <b>Control Signal Input.</b> Used to enable or disable re-mapping of out-of-range words contained in the active portion of the video signal. When this signal is high, the device re-maps out-of-range words contained within the active portion of the video signal into CCIR-601 compliant words. Values between 000-003 are re-mapped to 004. Values between 3FC and 3FF are re-mapped to 3FB. When this signal is low, out-of-range words in the active video region pass through the device unaltered. |
| 9                                                                              | RSTLN           | Synchronous<br>wrt PCLK_IN | Input  | <b>Control Signal Input.</b> This is the line number reset signal. A high-to-low edge of this signal resets the line number counter of the device to one (1). See timing diagram Figure 2.                                                                                                                                                                                                                                                                                                                  |
| 10                                                                             | BP_SC           | Non-<br>synchronous        | Input  | <b>Control Signal Input.</b> Used to enable or bypass the SMPTE292M scrambler and NRZ(I) encoder. When BP_SC is low, the video stream is scrambled according to SMPTE 292M and NRZ(I) encoded. When BP_SC is high, the scrambler and NRZ(I) encoder are by-passed.                                                                                                                                                                                                                                          |
| 11                                                                             | SRST            | Non-<br>synchronous        | Input  | <b>Control Signal Input.</b> Used to reset the SMPTE292M scrambler and NRZI encoder. When SRST is low, the scrambler and encoder operate normally. A low to high transition on SRST causes the scrambler and encoder to reset.                                                                                                                                                                                                                                                                              |
| 12                                                                             | TRS_Y/C         | Non-<br>synchronous        | Input  | <b>Control Signal Input.</b> Only used when DET_TRS is high. When TRS_Y/C is high, the device detects and uses TRS signals embedded in the LUMA (DATA_IN[19:10]) channel. When TRS_Y/C is low, the device detects and uses TRS signals embedded in the CHROMA (DATA_IN[9:0]) channel.                                                                                                                                                                                                                       |
| 13                                                                             | TRS_INS         | Non-<br>synchronous        | Input  | <b>Control Signal Input.</b> Used to enable or disable insertion of TRS into the video streams. When TRS_INS is high, the device inserts SMPTE 292M compliant TRS signals into the input LUMA and CHROMA data streams based on the supplied HVF signals. When TRS_INS is low, the device does not insert TRS signals.                                                                                                                                                                                       |

# PIN DESCRIPTIONS (Continued)

| NUMBER                                                                                 | SYMBOL                            | TIMING                     | TYPE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------------------------------------------------------------|-----------------------------------|----------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15                                                                                     | LN_INS                            | Non-<br>synchronous        | Input   | <b>Control Signal Input.</b> Used to enable or disable insertion of line numbers into the video stream. When LN_INS is high, the device inserts SMPTE 292M compliant line number information into the LUMA and CHROMA channels. When LN_INS is low, the device does not insert the line number information into the LUMA and CHROMA channels. Line number insertion is only available when user supplied external FVH data is used (DET_TRS set LOW). |
| 16                                                                                     | CRC_INS                           | Non-<br>synchronous        | Input   | <b>Control Signal Input.</b> Used to enable or disable insertion of CRCs into the video stream. When CRC_INS is high, the device calculates and inserts line based CRCs. When CRC_INS is low, this feature is disabled.                                                                                                                                                                                                                               |
| 18, 99, 102, 76, 77,<br>80, 83-89, 92, 96-98,<br>100, 101                              | V <sub>DD</sub>                   | N/A                        |         | This pin must be connected to $V_{\mbox{\scriptsize DD}}$ for normal operation.                                                                                                                                                                                                                                                                                                                                                                       |
| 21                                                                                     | Н                                 | Synchronous<br>wrt PCLK_IN | Input   | <b>Control Signal Input.</b> This signal indicates the Horizontal blanking period of the input video data stream. The device inserts HDTV TRS based on the supplied HVF signals. Refer to Figure 4 for required timing of H relative to LUMA (DATA_IN[19:10]) and CHROMA (DATA_IN[9:0]).                                                                                                                                                              |
| 22                                                                                     | V                                 | Synchronous<br>wrt PCLK_IN | Input   | <b>Control Signal Input</b> . This signal indicates the Vertical blanking period of the input video data streams. Refer to Figure 4 for required timing of V relative to LUMA (DATA_IN[19:10]) and CHROMA (DATA_IN[9:0]).                                                                                                                                                                                                                             |
| 23                                                                                     | F                                 | Synchronous<br>wrt PCLK_IN | Input   | <b>Control Signal Input.</b> This signal indicates the ODD/EVEN field of the input video data streams. Refer to Figure 4 for required timing of F relative to LUMA (DATA_IN[19:10]) and CHROMA (DATA_IN[9:0]). When the input video format is progressive scan, F should remain low at all times.                                                                                                                                                     |
| 26, 27, 28, 29,<br>30-34, 65, 66, 67,<br>71-75,                                        | NC                                | N/A                        |         | No Connect. Do not connect these pins.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 35                                                                                     | TN                                | N/A                        | TEST    | Test pin. Used for test purposes only. This pin must be connected to $V_{\text{DD}}$ for normal operation.                                                                                                                                                                                                                                                                                                                                            |
| 36                                                                                     | OEN                               | Non-<br>synchronous        | Input   | <b>Control Signal Input</b> . Used to enable the DATA_OUT[19:0] output bus or set it to a high Z state. When OEN is low, the DATA_OUT[19:0] bus is enabled. When OEN is high, the DATA_OUT[19:0] bus is disabled and in a high Z state.                                                                                                                                                                                                               |
| 39, 40, 41, 42, 43, 44,<br>45, 48, 49, 52, 53, 54,<br>55, 56, 57, 60, 61 62,<br>63, 64 | DATA_OUT[19:0]                    | Synchronous<br>wrt PCLK_IN | Outputs | Output Data Bus. The device generates a 20 bit wide data stream running at 74.25 (or 74.25/1.001) MHz. DATA_OUT[19] is the MSB and DATA_OUT[0] is the LSB.                                                                                                                                                                                                                                                                                            |
| 70                                                                                     | TEST                              | N/A                        | TEST    | Test Pin. Used for test purposes only. This pin must be connected to GND for normal operation.                                                                                                                                                                                                                                                                                                                                                        |
| 103,104,105, 106,<br>107, 108, 111, 112,<br>113, 114                                   | DATA_IN [19:10]<br>(LUMA channel) | Synchronous<br>wrt PCLK_IN | Input   | Input Data Bus. LUMA CHANNEL. DATA_IN [19] is the MSB of the LUMA input signal (pin 103). DATA_IN [10] is the LSB of the LUMA input signal (pin 114).                                                                                                                                                                                                                                                                                                 |
| 117, 118, 119, 120,<br>121, 122, 123, 124,<br>125, 126                                 | DATA_IN [9:0]<br>(CHROMA channel) | Synchronous<br>wrt PCLK_IN | Input   | CHROMA Input Data Bus. CHROMA CHANNEL DATA_IN [9] is the MSB of the CHROMA signal (pin 117). DATA_IN [0] is the LSB of the CHROMA signal (pin 126).                                                                                                                                                                                                                                                                                                   |

# DETAILED DESCRIPTION

### 1. DATA INPUT AND OUTPUTS

Data enters and exits the device synchronous to the rising edge of PCLK\_IN as shown in Figure 1.

### 2. INPUT BLANKER

Data words entering the GS1511 can be dynamically set to Luma and Chroma blanking levels if desired as shown in Figure 3. Blanking is applied to both the LUMA and CHROMA channels simultaneously.



GS1511

# PACKAGE DIMENSIONS





128 pin MQFP All dimensions in millimetres

### CAUTION ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION

R

### DOCUMENT IDENTIFICATION

PRELIMINARY DATA SHEET The product is in a preproduction phase and specifications are subject to change.

### GENNUM CORPORATION

MAILING ADDRESS: P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946

SHIPPING ADDRESS: 970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5

# **REVISION NOTES:** Updated Absolute Maximum Ratings; Updated AC and DC Electrical Characteristics Tables.

For latest product information, visit www.gennum.com

GENNUM JAPAN CORPORATION C-101, Miyamae Village, 2-10-42 Miyamae, Suginami-ku Tokyo 168-0081, Japan Tel. +81 (03) 3334-7700 Fax. +81 (03) 3247-8839

GENNUM UK LIMITED 25 Long Garden Walk, Farnham, Surrey, England GU9 7HX Tel. +44 (0)1252 747 000 Fax +44 (0)1252 726 523

Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.

© Copyright August 1999 Gennum Corporation. All rights reserved. Printed in Canada.